

#### Department of Computer Science & Engineering (CSE)

# Course Title: Digital Logic Design

Shahriar Rahman Khan

Lecturer

Dept. of CSE, MIST

Course Code: CSE 103

Credit Hr: 3.00

Contact Hr: 3.00



#### Overview

- What is MSI and PLD?
- Binary parallel Adder
- Binary Adder-Subtractors
- Carry Propagation
- Decimal Adder
  - BCD Adder
- Magnitude Comparator
- Decoders and Encoders
- Priority Encoders
- De-multiplexers and Multiplexers



# MSI Components

- Scale of Integration = Complexity of the Chip
  - SSI: small-scale integrated circuits, 1-10 gates
  - MSI: medium-scale IC, 10-100 gates
  - LSI: large scale IC, 100-1000 gates
  - VLSI: very large-scale IC, 1000+ gates
  - Today's chip has millions of gates on it.
- A combinational circuit designed with individual gates can be implemented with SSI circuits that contain several independent gates.
- The number of gates in an SSI circuit is limited by the number of pins in it, (generally 14 16 pins).
- Medium Scale Integration components perform specific digital functions commonly needed in the design of digital systems.
- MSI components: adder, subtracter, comparator, decoder, encoder, multiplexer.



# PLD Components

- LSI technology introduced highly generalized circuit structures known as programmable logic devices (PLDs).
- Can consist of an array of and-gates and an array of or-gates. Must be modified for a specific application.
- Modification involves specifying the connections using a hardware procedure. Procedure is known as programming.
- Three types of programmable logic devices:
  - Programmable read-only memory (PROM)
  - Programmable logic array (PLA)
  - Programmable array logic (PAL)



You remember this combinational circuit named Full-Adder from chap 4. As this is a combinational circuit that adds three 1 bit binary digits, so there will be 3 input variables and 2 output variables.

| Xi | Yi | Ci | Ci+1 | Si |
|----|----|----|------|----|
| 0  | 0  | 0  | 0    | 0  |
| 0  | 0  | 1  | 0    | 1  |
| 0  | 1  | 0  | 0    | 1  |
| 0  | 1  | 1  | 1    | 0  |
| 1  | 0  | 0  | 0    | 1  |
| 1  | 0  | 1  | 1    | 0  |
| 1  | 1  | 0  | 1    | 0  |
| 1  | 1  | 1  | 1    | 1  |



| 0 | ( | 0 | 1 |
|---|---|---|---|
| 1 | 0 | 1 | 0 |

| 0 | 0 | 1 | 0 |
|---|---|---|---|
| 0 | 1 | 1 | 1 |

Corresponding minimal sums:

$$s_i = \overline{x}_i \overline{y}_i c_i + \overline{x}_i y_i \overline{c}_i + x_i \overline{y}_i \overline{c}_i + x_i y_i c_i$$
$$c_{i+1} = x_i y_i + x_i c_i + y_i c_i$$

We can simplify the sum for  $s_i$  by using xor:

$$s_i = c_i \oplus x_i \oplus y_i$$







• So far, we have seen that, we can add 2 binary numbers, each consisting of 1 bit. For example,

 $0\\+1\\1$ 

• But consider this scenario, we want to add two binary numbers, each consisting of n bits.

 $0110101 \\ +1011001$ 

• One direct approach, write a truth table with 2^2n rows corresponding all the combinations of values and also specifying the values of the sum bits. But, that's really time consuming.



# What About Many Bits?



Adding two 4-bit Numbers



# What About Many Bits?

| Subscript i  | 4 | 3 | 2 | 1 |                    | Full-adder of<br>Fig. 4-5 |
|--------------|---|---|---|---|--------------------|---------------------------|
| Input carry  | 0 | 1 | 1 | 0 | $C_i$              | z                         |
| Augend       | 1 | 0 | 1 | 1 | $A_i$              | x                         |
| Addend       | 0 | 0 | 1 | 1 | $\boldsymbol{B_i}$ | у                         |
| Sum          | 1 | 1 | ī | 0 | $S_i$              | S                         |
| Output carry | 0 | 0 | 1 | 1 | $C_{i+1}$          | C                         |

- Here, Let A=1011 and B=0011. The bits are added with full adders, starting from the least significant position. This will form a sum bit and a carry bit.
- The input carry C1 must be 0. The value of Ci+1 in a given significant position is the output carry of the full adder.



# What About Many Bits?

| Subscript i  | 4 | 3 | 2 | 1 |           | Full-adder of<br>Fig. 4-5 |
|--------------|---|---|---|---|-----------|---------------------------|
| Input carry  | 0 | 1 | 1 | 0 | $C_i$     | z                         |
| Augend       | 1 | 0 | 1 | 1 | $A_i$     | x                         |
| Addend       | 0 | 0 | 1 | 1 | $B_i$     | у                         |
| Sum          | 1 | 1 | 1 | 0 | $S_i$     | S                         |
| Output carry | 0 | 0 | 1 | 1 | $C_{i+1}$ | C                         |

- There are two ways to implement this: 1. Serial addition 2. Parallel addition.
- Serial addition: It uses only one full adder and a storage device to hold the generated output carry.
- Parallel addition: It uses n full adder and all bits of A and B are applied simultaneously. The output carry of one full adder is connected to the input carry of next full adder.



# Serial Binary Adder

#### Serial Adder



#### Q. Why don't we connect Carry out directly with Carry in?

=>Because I have to make Cin=0 while adding the least significant bit, and to do that, I have to make a system that will initially provide that 0 to Cin.

# Parallel (ripple) Binary Adder



Why is it called "ripple" adder?



#### Full-Subtractor

A Full-Subtractor is a combinational circuit that performs a subtraction between two bits, assuming that 1 may have been borrowed by a lower significant stage.

Compute:  $x_i - y_i$ .  $b_i$  is a borrow-in bit from previous bit-order position.  $b_{i+1}$  is a borrow-out bit.

| Xi | yi | bi | bi+1 | di |
|----|----|----|------|----|
| 0  | 0  | 0  | 0    | 0  |
| 0  | 0  | 1  | 1    | 1  |
| 0  | 1  | 0  | 1    | 1  |
| 0  | 1  | 1  | 1    | 0  |
| 1  | 0  | 0  | 0    | 1  |
| 1  | 0  | 1  | 0    | 0  |
| 1  | 1  | 0  | 0    | 0  |
| 1  | 1  | 1  | 1    | 1  |



#### Full-Subtractor

$$D = x'y'z + x'yz' + xy'z' + xyz$$
$$B = x'y + x'z + yz$$



$$D = x'y'z + x'yz + xy'z' + xyz$$



$$B = x'y + x'z + yz$$

$$d_i = b_i \oplus x_i \oplus y_i$$
 (Same as sum in adder)  
 $b_{i+1} = \overline{x}_i y_i + \overline{x}_i b_i + y_i b_i$ 



### Binary Subtractor using 2's complement

• Here, we are doing x-y. We know from 2's complement, (-y) can be achieved by  $\bar{y}+1$ . So, x-y = x+ $\bar{y}+1$ .





### Binary Subtractor using 2's complement

- Here, we are doing x-y. We know from 2's complement, (-y) can be achieved by  $\bar{y}+1$ . So, x-y = x+ $\bar{y}+1$ . Which means the 2's complement of a number can be achieved by taking 1's complement and adding 1 to the least significant bit.
- The 1's complement can be implemented with inverters and a one can added to the sum through the input carry. Thus, the input carry C1 must be equal to 1 to perform subtraction.



- This is an XOR gate. As you can see, when y = 0, then output=x
- When y = 1, then output= x'. We will use this concept to create a subtractor which will be called parallel binary adder/subtractor.

| X | y | Output |
|---|---|--------|
| 0 | 0 | 0      |
| 1 | 0 | 1      |
| 0 | 1 | 1      |
| 1 | 1 | 0      |

# Parallel Binary Adder/Subtractor



## Parallel Binary Adder/Subtractor

- Here, mode input M controls the operation.
- When M=0, the circuit acts as an adder. Because that time, B xor 0 = B. As we saw previously. Also, C<sub>1</sub>=0.The full adders receive the value of B and the input carry is 0. Thus, this circuit performs as A+B, which is addition.
- When M=1, the circuit acts as a subtractor. Because that time, B xor 1 = B'. Also,  $C_1=1$ . That means, the B inputs are all complemented and a 1 is added through the input carry. Thus, this circuit performs as A+B'+1 = A B, which is subtraction.

# Parallel (ripple) Binary Adder



Fig. 4-9 4-Bit Adder



# Carry Propagation Delay

- Ripple effect: If a carry is generated in the least-significant-bit the carry must propagate through all the remaining stages.
- Since each bit of the sum output Si depends on the value of the input carry, the value of Si in any given stage in the adder will be in it's steady state (give a final value) only after the input carry to that stage has been propagated.
- Consider output S3 in previous slide. Inputs A3 and B3 reach a steady state value as soon as input signals are applied to the adder. But input carry C3 doesn't settle to it's final steady state, until C2 is available in it's steady state value.
- Similarly, C2 has to wait for C1, C1 has to wait for C0 and so on.
- Must speed up propagation of the carries. Adders designed with this consideration in mind are called high-speed adders.



# Carry Propagation Delay



Fig. 4-10 Full Adder with P and G Shown

- Pi and Gi depends only on the input augend(Ai) and addend(Bi) bits.
- But the signal from the input carry Ci to the output carry Ci+1 propagates through an AND gate and an OR gate (Two level gates).



# Carry Propagation Delay



Fig. 4-10 Full Adder with P and G Shown

- If there are 4 full adders in a parallel adder, the output carry C4 will have 2x4=8 gate levels from Cin to C4.
- Total propagation time = one half adder + 8 gate levels
- For n bit parallel adder, there are 2n gate levels for the carry to propagate through.
- Carry propagation time is a limiting factor on the speed.





Fig. 4-9 4-Bit Adder



- There are several techniques for reducing the carry propagation time in a parallel adder. Most widely used technique: Look-ahead carry
- The principle of carry look-ahead solves this problem by calculating the carry in advance, based on the input.





Fig. 4-10 Full Adder with P and G Shown

- Here in  $C_{i+1}$ , first term  $G_i$  is called a carry generate function, because it produces an output carry when  $A_i = B_i = 1$ .
- The second term PiCi corresponds to a previously generated Carry Ci, that must propagate past the i-th stage to the next stage.



$$C_2 = G_1 + P_1 C_1$$
  
 $C_3 = G_2 + P_2 C_2 = G_2 + P_2 (G_1 + P_1 C_1) = G_2 + P_2 G_1 + P_2 P_1 C_1$   
 $C_4 = G_3 + P_3 C_3 = G_3 + P_3 G_2 + P_3 P_2 G_1 + P_3 P_2 P_1 C_1$ 

- Since for each output carry is expressed in SOP, each function can be implemented with one level AND gates followed by an OR gate (or by a two-level NAND)
- In the next slide, you will see that, C4 doesn't have to wait for C3 and C2 to propagate. It's propagated at the time as C3 and C2.





Fig. 4-11 Logic Diagram of Carry Lookahead Generator



Fig. 4-12 4-Bit Adder with Carry Lookahead



- In a 4 bit parallel adder, we can add two 4 bit binary numbers and the output is in Binary sum.
- But, when we are talking about BCD, the inputs ranges from (0-9), which means (0000 to 1001). 10 to 15 are invalid in BCD.
- If we want to add two numbers in parallel binary adder,
  - 6+7 = 13 = 1101 (Binary Sum)
  - Now, 13 has 2 digits, 1 and 3. BCD of 1 = 0001 and BCD of 3 = 0011
  - So, 6+7 = 13 = 00010011 (BCD Sum) = 10011 (ignoring 0 bits in MSB)
- So, need to modify the Parallel adder to convert the Binary sum to BCD.



Another important thing to mention:

- In a 4 bit parallel adder, it has 5 outputs= Cout, S3, S2, S1, S0
- When Considering BCD, the input A and B must be range from 0 to 9 as each input digit doesn't exceed 9.
- The output will vary from (0 to 19)
- The output Binary sum can't be greater than:
  - 1001 + 1001 = 10011
  - 9 + 9 + 1 = 19. Here, 1 is the input carry Cin
- When the binary sum exceeds 1001, we obtain a non-valid BCD representation. If we add 6 = 0110 with Binary Sum, it becomes the correct equivalent to BCD sum.



| Deri | vation         | of a BC        | D Adder        |     |   |         |    |                |    |    |                 |
|------|----------------|----------------|----------------|-----|---|---------|----|----------------|----|----|-----------------|
|      | E              | Binary Sur     | n              |     |   | BCD Sum |    | Decimal        |    |    |                 |
| K    | Z <sub>8</sub> | Z <sub>4</sub> | Z <sub>2</sub> | Zı  | С | Sa      | S4 | S <sub>2</sub> | 51 |    |                 |
| 0    | 0              | 0              | 0              | 0   | 0 | 0       | 0  | 0              | 0  | 0  |                 |
| 0    | 0              | 0              | 0              | 1   | 0 | 0       | 0  | 0              | 1  | 1  |                 |
| 0    | 0              | 0              | 1              | 0   | 0 | 0       | 0  | 1              | O  | 2  |                 |
| õ    | 0              | 0              | 1              | 1   | 0 | 0       | 0  | 1              | j. | 3  |                 |
| ŏ    | Õ              | 1              | 0              | 0   | 0 | 0       | 1  | 0              | 0  | 4  |                 |
| ŏ    | ő              | 1              | Õ              | 1   | 0 | 0       | 1  | 0              | 1  | 5  |                 |
| 0    | ŏ              | 1              | 1              | 0   | 0 | 0       | 1  | 1              | 0  | 6  |                 |
| õ    | ŏ              | 1              | 1              | 1   | 0 | 0       | 1  | 1              | 1  | 7  | G W 7074 7073   |
| ŏ    | 1              | Ô              | 0              | 0   | 0 | 1       | 0  | 0              | o  | 8  | C=K+Z8.Z4+Z8.Z2 |
| 0    | î              | 0              | 0              | 1   | 0 | 1       | 0  | 0              | 1  | 9  |                 |
| 0    | 1              | 0              |                | 0   | 1 | 0       | 0  | 0              | 0  | 10 |                 |
| 0    | i              | 0              | 1              | l l | 1 | 0       | 0  | 0              | 1  | 11 |                 |
| ő    | Ī              | 1              | 0              | 0   | 1 | 0       | 0  | 1              | 0  | 12 |                 |
| 0    | 1              | 1              | 0              | 1   | 1 | 0       | 0  | 1              | 1  | 13 |                 |
| ŏ    | l i            | î              | 1              | 0   | 1 | 0       | 1  | 0              | 0  | 14 |                 |
| ŏ    | l i            | í              | 1              | 1   | 1 | 0       | 1  | 0              | 1  | 15 |                 |
| ĭ    | 0              | 0              | 0              | 0   | 1 | 0       | 1  | 1              | 0  | 16 |                 |
| i    | ő              | ő              | 0              | 1   | 1 | 0       | 1  | 1              | 1  | 17 |                 |
| î    | ő              | 0              | 1              | 0   | ì | 1       | 0  | 0              | 0  | 18 |                 |
| 1    | ő              | 0              | 1              | 1   | 1 | 1       | 0  | 0              | 1  | 19 |                 |





Fig. 4-14 Block Diagram of a BCD Adder



